**DRV8300** ZHCSMX4D - SEPTEMBER 2020 - REVISED MARCH 2022 ### DRV8300: 100V 三相 BLDC 栅极驱动器 ### 1 特性 - 100V 三相半桥栅极驱动器 - 驱动 N 沟道 MOSFET (NMOS) - 栅极驱动器电源 (GVDD): 5-20V - MOSFET 电源 (SHx) 支持高达 100V 的电压 - 集成自举二极管(DRV8300D器件) - 支持反相和同相 INLx 输入 - 自举栅极驱动架构 - 750mA 拉电流 - 1.5A 灌电流 - 支持由高达 15 节串联电池供电的应用 - SHx 引脚具有低漏电流(小于 55µA) - 绝对最大 BSTx 电压高达 125V - SHx 引脚瞬态负压可达 -22V - 内置跨导保护 - 针对 QFN 封装型号,可通过 DT 引脚调节死区时间 - 针对 TSSOP 封装型号,固定插入 200ns 死区时间 - 支持 3.3V 和 5V 逻辑输入 (绝对最大值为 20V) - 4ns 典型传播延迟匹配 - 紧凑型 QFN 和 TSSOP 封装 - 具有电源块的高效系统设计 - 集成保护特性 - BST 欠压锁定 (BSTUV) - GVDD 欠压 (GVDDUV) #### 2 应用 - 电动自行车、电动踏板车和电动汽车 - 风扇、泵和伺服驱动器 - 无刷直流 (BLDC) 电机模块和 PMSM - 无线园艺和电动工具、割草机 - 无线真空吸尘器 - 无人机、机器人和遥控玩具 - 工业和物流机器人 ### 3 说明 DRV8300 是一款 100V 三相半桥栅极驱动器,能够驱 动高侧和低侧 N 沟道功率 MOSFET。DRV8300D 使 用集成自举二极管和外部电容为高侧 MOSFET 生成合 适的栅极驱动电压。DRV8300N 使用外部自举二极管 和外部电容为高侧 MOSFET 生成合适的栅极驱动电 压。GVDD 用于为低侧 MOSFET 生成栅极驱动电压。 栅极驱动架构支持高达 750mA 的峰值拉电流和 1.5A 的灌电流。 相位引脚 SHx 能够承受显著的负电压瞬变:而高侧栅 极驱动器电源 BSTx 和 GHx 能够支持更高的正电压瞬 变 (125V) 绝对最大值,从而提高系统的鲁棒性。较小 的传播延迟和延迟匹配参数可尽可能降低死区时间要 求,从而进一步提高效率。通过 GVDD 和 BST 欠压锁 定为低侧和高侧提供欠压保护。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 ( 标称值 ) | |-------------|------------|-----------------| | DRV8300DIPW | TSSOP (20) | 6.40mm × 4.40mm | | DRV8300DPW | TSSOP (20) | 6.40mm × 4.40mm | | DRV8300NIPW | TSSOP (20) | 6.40mm × 4.40mm | | DRV8300NPW | TSSOP (20) | 6.40mm × 4.40mm | | DRV8300DRGE | VQFN (24) | 4.00mm × 4.00mm | | DRV8300NRGE | VQFN (24) | 4.00mm × 4.00mm | 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。 ### DRV8300D 的简化原理图 DRV8300N 的简化原理图 ### Table of Contents | 18 | able of | Contents | | |--------------------------------------------------------------|---------|-----------------------------------------|------------------| | 1 特性 | 1 | 8.3 Feature Description | 14 | | 7. —<br>2. 应用 | | 8.4 Device Functional Modes | | | - 一, | | 9 Application and Implementation | 17 | | 4 Revision History | | 9.1 Application Information | 17 | | 5 Device Comparison Table | | 9.2 Typical Application | 18 | | 6 Pin Configuration and Functions | | 10 Power Supply Recommendations | <mark>2</mark> 1 | | 7 Specifications | | 11 Layout | <mark>22</mark> | | 7.1 Absolute Maximum Ratings | | 11.1 Layout Guidelines | | | 7.2 ESD Ratings Comm | | 11.2 Layout Example | | | 7.3 Recommended Operating Conditions | | 12 Device and Documentation Support | 23 | | 7.4 Thermal Information | | 12.1 接收文档更新通知 | 23 | | 7.5 Electrical Characteristics | | 12.2 支持资源 | 23 | | 7.6 Timing Diagrams | | 12.3 Trademarks | 23 | | 7.7 Typical Characteristics | | 12.4 Electrostatic Discharge Caution | 23 | | 8 Detailed Description | | 12.5 术语表 | | | 8.1 Overview | 11 | 13 Mechanical, Packaging, and Orderable | | | 8.2 Functional Block Diagram | 12 | Information | 23 | | 4 Revision History<br>注:以前版本的页码可能与当前版本的页码不同 | | | | | Changes from Revision C (February 2021) to | Revisio | on D (March 2022) | Page | | <ul> <li>Increased max voltage on BSTx, GHx and S</li> </ul> | Hx pin | | 6 | # Changes from Revision A (December 2020) to Revision B (February 2021) Page • 删除了 PW 器件的"预发布"状态.......1 ## Changes from Revision \* (September 2020) to Revision A (December 2020) Page • 将器件状态更新为"量产数据"......1 ## **5 Device Comparison Table** | Device Variants | Package | Integrated Bootstrap<br>Diode | GLx polarity with respect to INLx Input | Deadtime | |-----------------|--------------|-------------------------------|-----------------------------------------|----------| | DRV8300DI | | Yes | Inverted | Fixed | | DRV8300D | 20 Din TSSOD | Yes | Non-Inverted | Fixed | | DRV8300N | 20-Pin TSSOP | No | Non-Inverted | Fixed | | DRV8300NI | | No | Inverted | Fixed | | DRV8300N | 24 Pin VOEN | No | Non-Inverted or Inverted | Variable | | DRV8300D | 24-Pin VQFN | Yes | Non-Inverted or Inverted | Variable | ### **6 Pin Configuration and Functions** 图 6-1. DRV8300D, DRV8300N RGE Package 24-Pin VQFN With Exposed Thermal Pad Top View 表 6-1. Pin Functions—24-Pin DRV8300 Devices | | PIN | TYPE(1) | DESCRIPTION | |------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPE | DESCRIPTION | | BSTA | 20 | 0 | Bootstrap output pin. Connect capacitor between BSTA and SHA | | BSTB | 17 | 0 | Bootstrap output pin. Connect capacitor between BSTB and SHB | | BSTC | 14 | 0 | Bootstrap output pin. Connect capacitor between BSTC and SHC | | DT | 21 | 1 | Deadtime input pin. Connect resistor to ground for variable deadtime, fixed deadtime when left it floating | | GHA | 19 | 0 | High-side gate driver output. Connect to the gate of the high-side power MOSFET. | | GHB | 16 | 0 | High-side gate driver output. Connect to the gate of the high-side power MOSFET. | | GHC | 13 | 0 | High-side gate driver output. Connect to the gate of the high-side power MOSFET. | | GLA | 11 | 0 | Low-side gate driver output. Connect to the gate of the low-side power MOSFET. | | GLB | 10 | 0 | Low-side gate driver output. Connect to the gate of the low-side power MOSFET. | | GLC | 9 | 0 | Low-side gate driver output. Connect to the gate of the low-side power MOSFET. | | INHA | 22 | I | High-side gate driver control input. This pin controls the output of the high-side gate driver. | | INHB | 23 | ı | High-side gate driver control input. This pin controls the output of the high-side gate driver. | | INHC | 24 | I | High-side gate driver control input. This pin controls the output of the high-side gate driver. | | INLA | 1 | I | Low-side gate driver control input. This pin controls the output of the low-side gate driver. | | INLB | 2 | I | Low-side gate driver control input. This pin controls the output of the low-side gate driver. | | INLC | 3 | I | Low-side gate driver control input. This pin controls the output of the low-side gate driver. | | MODE | 5 | 1 | Mode Input controls polarity of GLx compared to INLx inputs. Mode pin floating: GLx output polarity same(Non-Inverted) as INLx input Mode pin to GVDD: GLx output polarity inverted compared to INLx input | | NC | 7, 8 | NC | No internal connection. This pin can be left floating or connected to system ground. | | GND | 6 | PWR | Device ground. | | SHA | 18 | I | High-side source sense input. Connect to the high-side power MOSFET source. | | SHB | 15 | ı | High-side source sense input. Connect to the high-side power MOSFET source. | | SHC | 12 | ı | High-side source sense input. Connect to the high-side power MOSFET source. | | GVDD | 4 | PWR | Gate driver power supply input. Connect a X5R or X7R, GVDD-rated ceramic and greater then or equal to 10-uF local capacitance between the GVDD and GND pins. | Product Folder Links: DRV8300 (1) PWR = power, I = input, O = output, NC = no connection 图 6-2. DRV8300D, DRV8300N, DRV8300DI, DRV8300NI PW Package 20-Pin TSSOP Top View 表 6-2. Pin Functions—20-Pin DRV8300 Devices | | PIN | TYPE1 | DESCRIPTION | |------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPET | DESCRIPTION | | BSTA | 20 | 0 | Bootstrap output pin. Connect capacitor between BSTA and SHA | | BSTB | 17 | 0 | Bootstrap output pin. Connect capacitor between BSTB and SHB | | BSTC | 14 | 0 | Bootstrap output pin. Connect capacitor between BSTC and SHC | | GHA | 19 | 0 | High-side gate driver output. Connect to the gate of the high-side power MOSFET. | | GHB | 16 | 0 | High-side gate driver output. Connect to the gate of the high-side power MOSFET. | | GHC | 13 | 0 | High-side gate driver output. Connect to the gate of the high-side power MOSFET. | | GLA | 11 | 0 | Low-side gate driver output. Connect to the gate of the low-side power MOSFET. | | GLB | 10 | 0 | Low-side gate driver output. Connect to the gate of the low-side power MOSFET. | | GLC | 9 | 0 | Low-side gate driver output. Connect to the gate of the low-side power MOSFET. | | INHA | 1 | I | High-side gate driver control input. This pin controls the output of the high-side gate driver. | | INHB | 2 | 1 | High-side gate driver control input. This pin controls the output of the high-side gate driver. | | INHC | 3 | 1 | High-side gate driver control input. This pin controls the output of the high-side gate driver. | | INLA | 4 | I | Low-side gate driver control input. This pin controls the output of the low-side gate driver. | | INLB | 5 | 1 | Low-side gate driver control input. This pin controls the output of the low-side gate driver. | | INLC | 6 | 1 | Low-side gate driver control input. This pin controls the output of the low-side gate driver. | | GND | 8 | PWR | Device ground. | | SHA | 18 | 1 | High-side source sense input. Connect to the high-side power MOSFET source. | | SHB | 15 | I | High-side source sense input. Connect to the high-side power MOSFET source. | | SHC | 12 | I | High-side source sense input. Connect to the high-side power MOSFET source. | | GVDD | 7 | PWR | Gate driver power supply input. Connect a X5R or X7R, GVDD-rated ceramic and greater then or equal to 10-uF local capacitance between the GVDD and GND pins. | 1. PWR = power, I = input, O = output, NC = no connection ### 7 Specifications ### 7.1 Absolute Maximum Ratings over operating temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |---------------------------------------------------|--------------------------|------|------------------------|------| | Gate driver regulator pin voltage | GVDD | -0.3 | 21.5 | V | | Bootstrap pin voltage | BSTx | -0.3 | 125 | V | | Bootstrap pin voltage | BSTx with respect to SHx | -0.3 | 21.5 | V | | Logic pin voltage | INHx, INLx, MODE, DT | -0.3 | V <sub>GVDD</sub> +0.3 | V | | High-side gate drive pin voltage | GHx | -22 | 125 | V | | High-side gate drive pin voltage | GHx with respect to SHx | -0.3 | 22 | V | | Transient 500-ns high-side gate drive pin voltage | GHx with respect to SHx | -5 | 22 | V | | Low-side gate drive pin voltage | GLx | -0.3 | V <sub>GVDD</sub> +0.3 | V | | Transient 500-ns low-side gate drive pin voltage | GLx | -5 | V <sub>GVDD</sub> +0.3 | V | | High-side source pin voltage | SHx | -22 | 110 | V | | Ambient temperature, T <sub>A</sub> | · | - 40 | 125 | °C | | Junction temperature, T <sub>J</sub> | | - 40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | | - 65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime #### 7.2 ESD Ratings Comm | | | | VALUE | UNIT | |---------|------------------------------|--------------------------------------------------------------------------------|-------|------| | V.=== | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±1000 | V | | V (ESD) | V <sub>(ESD)</sub> discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±250 | v | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 7.3 Recommended Operating Conditions over operating temperature range (unless otherwise noted) | | | | MIN | NOM MAX | UNIT | |-----------------------|---------------------------------------------------------|--------------------------|------|---------|------| | $V_{GVDD}$ | Power supply voltage | GVDD | 5 | 20 | V | | V <sub>SHx</sub> | High-side source pin voltage | SHx | -2 | 85 | V | | V <sub>SHx</sub> | Transient 2µs high-side source pin voltage | SHx | -22 | 85 | V | | V <sub>BST</sub> | Bootstrap pin voltage | BSTx | 5 | 105 | V | | V <sub>BST</sub> | Bootstrap pin voltage | BSTx with respect to SHx | 5 | 20 | V | | V <sub>IN</sub> | Logic input voltage | INHx, INLx, MODE, DT | 0 | GVDD | V | | f <sub>PWM</sub> | PWM frequency | INHx, INLx | 0 | 200 | kHz | | V <sub>SHSL</sub> | Slew rate on SHx pin (DRV8300D and DRV8300DI) | | | 2 | V/ns | | V <sub>SHSL</sub> | Slew rate on SHx pin (DRV8300N and DRV8300NI) | | | 50 | V/ns | | C <sub>BOOT</sub> (1) | Capacitor between BSTx and SHx (DRV8300D and DRV8300DI) | | | 1 | μF | | T <sub>A</sub> | Operating ambient temperature | | - 40 | 125 | °C | Product Folder Links: DRV8300 over operating temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |---------|--------------------------------|------|-----|-----|------| | $T_{J}$ | Operating junction temperature | - 40 | | 150 | °C | (1) Current flowing through boot diode ( $D_{BOOT}$ ) needs to be limited for $C_{BOOT} > 1 \mu F$ #### 7.4 Thermal Information | | | DRV | 8300 | | |---------------------------|----------------------------------------------|------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | PW (TSSOP) | RGE (VQFN) | UNIT | | | | 20 PINS | 24 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 97.4 | 49.3 | °C/W | | R <sub>θ</sub><br>JC(top) | Junction-to-case (top) thermal resistance | 38.3 | 42.5 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 48.8 | 26.5 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 4.3 | 2.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 48.4 | 26.4 | °C/W | | R <sub>θ</sub><br>JC(bot) | Junction-to-case (bottom) thermal resistance | N/A | 11.5 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### 7.5 Electrical Characteristics 4.8 V $\leqslant$ V $_{GVDD}$ $\leqslant$ 20 V, $\,$ - 40°C $\leqslant$ T $_{J}$ $\leqslant$ 150°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------|------|------------------------------------------------------------------------------------|------| | POWER SUI | PPLIES (GVDD, BSTx) | | | | | | | | GVDD standby mode current | INHx = INLX = 0; V <sub>BSTx</sub> = V <sub>GVDD</sub> | 400 | 800 | 1400 | μΑ | | I <sub>GVDD</sub> | GVDD active mode current | INHx = INLX = Switching @20kHz; V <sub>BSTx</sub> = V <sub>GVDD</sub> ; NO FETs connected | 400 | 825 | 1400 | μΑ | | IL <sub>BSx</sub> | Bootstrap pin leakage current | $V_{BSTx} = V_{SHx} = 85V; V_{GVDD} = 0V$ | 2 | 4 | 7 | μA | | IL <sub>BS_TRAN</sub> | Bootstrap pin active mode transient leakage current | INHx = Switching@20kHz | 30 | 105 | 220 | μA | | IL <sub>BS_DC</sub> | Bootstrap pin active mode leakage static current | INHx = High | 30 | 85 | 150 | μΑ | | IL <sub>SHx</sub> | High-side source pin leakage current | INHx = INLX = 0; V <sub>BSTx</sub> - V <sub>SHx</sub> = 12V;<br>V <sub>SHx</sub> = 0 to 85V | 30 | 55 | 80 | μΑ | | LOGIC-LEVI | EL INPUTS (INHx, INLx, MODE) | | | | ' | | | V <sub>IL_MODE</sub> | Input logic low voltage | Mode pin | | | 0.6 | V | | V <sub>IL</sub> | Input logic low voltage | INLx, INHx pins | | | 8.0 | V | | V <sub>IH_MODE</sub> | Input logic high voltage | Mode pin | 3.7 | | | V | | V <sub>IH</sub> | Input logic high voltage | INLx, INHx pins | 2.0 | | | V | | V <sub>HYS_MODE</sub> | Input hysteresis | Mode pin | 1600 | 2000 | 2400 | mV | | V <sub>HYS</sub> | Input hysteresis | INLx, INHx pins | 40 | 100 | 260 | mV | | ı | INI y lanut logic low current | V <sub>PIN</sub> (Pin Voltage) = 0 V; INLx in non-inverting mode | -1 | 0 | 1 | μA | | I <sub>IL_INL</sub> x | INLx Input logic low current | V <sub>PIN</sub> (Pin Voltage) = 0 V; INLx in inverting mode | 0; V <sub>BSTx</sub> = V <sub>GVDD</sub> | μA | | | | | INI y lanut logic high current | V <sub>PIN</sub> (Pin Voltage) = 5 V; INLx in non-inverting mode | 5 | 20 | 1400<br>7<br>220<br>150<br>80<br>0.6<br>0.8<br>2400<br>260<br>1<br>30<br>30<br>1.5 | μΑ | | I <sub>IH_INLx</sub> | INLx Input logic high current | V <sub>PIN</sub> (Pin Voltage) = 5 V; INLx in inverting mode | 0 | 0.5 | 1.5 | μΑ | | I <sub>IL</sub> | INHx, MODE Input logic low current | V <sub>PIN</sub> (Pin Voltage) = 0 V; | -1 | 0 | 1 | μA | 4.8 V $\leq$ V<sub>GVDD</sub> $\leq$ 20 V, $^-$ 40°C $\leq$ T<sub>J</sub> $\leq$ 150°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------------| | I <sub>IH</sub> | INHx, MODE Input logic high current | V <sub>PIN</sub> (Pin Voltage) = 5 V; | 5 | 20 | 30 | μA | | R <sub>PD_INHx</sub> | INHx Input pulldown resistance | To GND | 120 | 200 | 280 | kΩ | | R <sub>PD_INLx</sub> | INLx Input pulldown resistance | To GND, INLx in non-inverting mode | 120 | 200 | 280 | kΩ | | R <sub>PU_INLx</sub> | INLx Input pullup resistance | To INT 5V, INLx in inverting mode | 120 | 200 | 280 | <b>k</b> Ω | | R <sub>PD_MODE</sub> | MODE Input pulldown resistance | To GND | 120 | 200 | 280 | kΩ | | | ERS (GHx, GLx, SHx, SLx) | | | | | | | V <sub>GHx_LO</sub> | High-side gate drive low level voltage | I <sub>GLx</sub> = -100 mA; V <sub>GVDD</sub> = 12V; No FETs connected | 0 | 0.15 | 0.35 | ٧ | | V <sub>GHx_HI</sub> | High-side gate drive high level voltage (V <sub>BSTx</sub> - V <sub>GHx</sub> ) | I <sub>GHx</sub> = 100 mA; V <sub>GVDD</sub> = 12V; No FETs connected | 0.3 | 0.6 | 1.2 | V | | V <sub>GLx_LO</sub> | Low-side gate drive low level voltage | I <sub>GLx</sub> = -100 mA; V <sub>GVDD</sub> = 12V; No FETs connected | 0 | 0.15 | 0.35 | ٧ | | V <sub>GLx_HI</sub> | Low-side gate drive high level voltage (V <sub>GVDD</sub> - V <sub>GHx</sub> ) | I <sub>GHx</sub> = 100 mA; V <sub>GVDD</sub> = 12V; No FETs connected | 0.3 | 0.6 | 1.2 | V | | I <sub>DRIVEP_HS</sub> | High-side peak source gate current | GHx-SHx = 12V | 400 | 750 | 1200 | mA | | I <sub>DRIVEN_HS</sub> | High-side peak sink gate current | GHx-SHx = 0V | 850 | 1500 | 2100 | mA | | I <sub>DRIVEP_LS</sub> | Low-side peak source gate current | GLx = 12V | 400 | 750 | 1200 | mA | | I <sub>DRIVEN_LS</sub> | Low-side peak sink gate current | GLx = 0V | 850 | 1500 | 2100 | mA | | t <sub>PD</sub> | Input to output propagation delay | INHx, INLx to GHx, GLx; $V_{GVDD} = V_{BSTx} - V_{SHx} > 8V$ ; SHx = 0V, No load on GHx and GLx | 70 | 125 | 180 | ns | | tPD_match | Matching propagation delay per phase | GHx turning OFF to GLx turning ON, GLx turning OFF to GHx turning ON; $V_{GVDD} = V_{BSTx} - V_{SHx} > 8V$ ; SHx = 0V, No load on GHx and GLx | -30 | ±4 | 30 | ns | | t <sub>PD_match</sub> | Matching propagation delay phase to phase | GHx/GLx turning ON to GHy/GLy turning ON, GHx/GLx turning OFF to GHy/GLy turning OFF; V <sub>GVDD</sub> = V <sub>BSTx</sub> - V <sub>SHx</sub> > 8V; SHx = 0V, No load on GHx and GLx | -30 | ±4 | 30 | ns | | t <sub>R_GLx</sub> | GLx rise time (10% to 90%) | C <sub>LOAD</sub> = 1000 pF; V <sub>GVDD</sub> = V <sub>BSTx</sub> - V <sub>SHx</sub> > 8V; SHx = 0V | 10 | 24 | 50 | ns | | t <sub>R_GHx</sub> | GHx rise time (10% to 90%) | $C_{LOAD}$ = 1000 pF; $V_{GVDD}$ = $V_{BSTx}$ - $V_{SHx}$ > 8V; SHx = 0V | 10 | 24 | 50 | ns | | t <sub>F_GLx</sub> | GLx fall time (90% to 10%) | C <sub>LOAD</sub> = 1000 pF; V <sub>GVDD</sub> = V <sub>BSTx</sub> - V <sub>SHx</sub> > 8V; SHx = 0V | 5 | 12 | 30 | ns | | t <sub>F_GHx</sub> | GHx fall time (90% to 10%) | C <sub>LOAD</sub> = 1000 pF; V <sub>GVDD</sub> = V <sub>BSTx</sub> - V <sub>SHx</sub> > 8V; SHx = 0V | 5 | 12 | 30 | ns | | | | DT pin floating | 150 | 215 | 280 | ns | | t | Gate drive dead time | DT pin connected to GND | 150 | 215 | 280 | ns | | t <sub>DEAD</sub> | Cate drive dead time | 40 kΩ between DT pin and GND | 150 | 200 | 260 | ns | | | | 400 kΩ between DT pin and GND | 1500 | 2000 | 2600 | ns | | t <sub>PW_MIN</sub> | Minimum input pulse width on INHx, INLx that changes the output on GHx, GLx | | 40 | 70 | 150 | ns | | BOOTSTRA | P DIODES (DRV8300D, DRV8300DI) | | | | | | | V | Bootstrap diode forward voltage | I <sub>BOOT</sub> = 100 μA | 0.45 | 0.7 | 0.85 | V | | $V_{BOOTD}$ | Bootstrap glode forward voltage | I <sub>BOOT</sub> = 100 mA | 2 | 2.3 | 3.1 | V | | R <sub>BOOTD</sub> | Bootstrap dynamic resistance ( \( \Delta V_{BOOTD} \) \( \Delta I_{BOOT} \) | I <sub>BOOT</sub> = 100 mA and 80 mA | 11 | 15 | 25 | Ω | ### 4.8 V $\leqslant$ V $_{GVDD}$ $\leqslant$ 20 V, $\,$ - 40°C $\leqslant$ $T_{J}$ $\leqslant$ 150°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|-------------------------------------------------------------------------|-----------------------------|------|------|-----|------| | V <sub>GVDDUV</sub> | Landard (O) (DDLI) () | Supply rising | 4.45 | 4.6 | 4.7 | V | | | | Supply falling | 4.2 | 4.35 | 4.4 | V | | V <sub>GVDDUV_HYS</sub> | Gate Driver Supply UV hysteresis | Rising to falling threshold | 250 | 280 | 310 | mV | | t <sub>GVDDUV</sub> | Gate Driver Supply undervoltage deglitch time | | 5 | 10 | 13 | μs | | V <sub>BSTUV</sub> | Boot Strap undervoltage lockout (V <sub>BSTx</sub> - V <sub>SHx</sub> ) | Supply rising | 3.6 | 4.2 | 4.8 | V | | | Boot Strap undervoltage lockout (V <sub>BSTx</sub> - V <sub>SHx</sub> ) | Supply falling | 3.5 | 4 | 4.5 | V | | V <sub>BSTUV_HYS</sub> | Bootstrap UV hysteresis | Rising to falling threshold | | 200 | | mV | | t <sub>BSTUV</sub> | Bootstrap undervoltage deglitch time | | 6 | 10 | 22 | μs | ### 7.6 Timing Diagrams 图 7-1. Propagation Delay(t<sub>PD</sub>) 图 7-2. Propagation Delay Match ( $t_{PD\_match}$ ) ### 7.7 Typical Characteristics ### **8 Detailed Description** ### 8.1 Overview The DRV8300 family of devices is a gate driver for three-phase motor drive applications. These devices decrease system component count, saves PCB space and cost by integrating three independent half-bridge gate drivers and optional bootstrap diodes. DRV8300 supports external N-channel high-side and low-side power MOSFETs and can drive 750-mA source, 1.5-A sink peak currents with total combined 30-mA average output current. The DRV8300 family of devices are available in 0.5-mm pitch QFN and 0.65-mm pitch TSSOP surface-mount packages. The QFN size is $4 \times 4$ mm (0.5-mm pin pitch) for the 24-pin package, and TSSOP body size is $6.5 \times 4.4$ mm (0.65-mm pin pitch) for the 20-pin package. ### 8.2 Functional Block Diagram 图 8-1. Block Diagram for DRV8300D \*\* QFN-24 Package 图 8-2. Block Diagram for DRV8300N #### 8.3 Feature Description #### 8.3.1 Three BLDC Gate Drivers The DRV8300 integrates three half-bridge gate drivers, each capable of driving high-side and low-side N-channel power MOSFETs. Input on GVDD provides the gate bias voltage for the low-side MOSFETs. The high voltage is generated using bootstrap capacitor and GVDD supply. The half-bridge gate drivers can be used in combination to drive a three-phase motor or separately to drive other types of loads. #### 8.3.1.1 Gate Drive Timings #### 8.3.1.1.1 Propagation Delay The propagation delay time $(t_{pd})$ is measured as the time between an input logic edge to a detected output change. This time has two parts consisting of the input deglitcher delay and the delay through the analog gate drivers. The input deglitcher prevents high-frequency noise on the input pins from affecting the output state of the gate drivers. The analog gate drivers have a small delay that contributes to the overall propagation delay of the device. #### 8.3.1.1.2 Deadtime and Cross-Conduction Prevention In the DRV8300, high-side and low-side inputs operate independently, with an exception to prevent cross conduction when high and low side are turned ON at same time. The DRV8300 turns OFF high-side and low-side output to prevent shoot through when the both high-side and low-side inputs are at logic HIGH at same time. The DRV8300 also provides option to insert additional deadtime to prevent the external high-side and low-side MOSFET from switching on at the same time. In the devices with DT pin (QFN package), deadtime can be linearly adjusted between 200 ns to 2000 ns by configuring resistor value between DT and GND. When the DT pin is left floating, fixed deadtime of 200 nS (typical value) is inserted. The value of resistor can be calculated using 方程式 1. $$R_{DT}(k\Omega) = \frac{Deadtime (nS)}{5} \tag{1}$$ In the devices without DT pin (TSSOP package), fixed deadtime of 200 ns (typical value) is inserted to prevent high and low side gate output turning ON at same time. 图 8-3. Cross Conduction Prevention and Deadtime Insertion #### 8.3.1.2 Mode (Inverting and non inverting INLx) The DRV8300 has flexibility of accepting different kind of inputs on INLx. In the devices with MODE pin (QFN package), the DRV8300 provides option of configuring the GLx outputs to be inverted or non-inverted compared to polarity of signal on INLx pins. When the MODE pin is left floating, the INLx is configured to be in non-inverting mode and GLx output is in phase with respect to INLx (see 图 8-4), whereas when the MODE pin is connected to GVDD, GLx output is out of phase with respect to INLx (see 图 8-5). In devices without MODE pin (TSSOP package device), there are different device option available for inverting and non inverting inputs (see 节 5). 图 8-5. Inverted INLx inputs #### 8.3.2 Pin Diagrams 8-6 shows the input structure for the logic level pins INHx, INLx. INHx and non-inverted INLx has passive pull down, so when inputs are floating the output the gate driver will be pulled low. 8-7 shows the input structure for the inverted INLx pins. The inverted INLx has passive pull up, so when inputs are floating the output of the low-side gate driver will be pulled low. #### 8.3.3 Gate Driver Protective Circuits The DRV8300 is protected against BSTx undervoltage and GVDD undervoltage events. | the state of s | | | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------|-------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | FAULT | CONDITION | GATE DRIVER | RECOVERY | | | | | | | | | V <sub>BSTx</sub> undervoltage<br>(BSTUV) | V <sub>BSTx</sub> < V <sub>BSTUV</sub> | GHx - Hi-Z | Automatic:<br>V <sub>BSTx</sub> > V <sub>BSTUV</sub> and low to high<br>PWM edge detected on INHx pin | | | | | | | | | GVDD undervoltage<br>(GVDDUV) | V <sub>GVDD</sub> < V <sub>GVDDUV</sub> | Hi-Z | Automatic:<br>V <sub>GVDD</sub> > V <sub>GVDDUV</sub> | | | | | | | | 表 8-1. Fault Action and Response ### 8.3.3.1 V<sub>BSTx</sub> Undervoltage Lockout (BSTUV) The DRV8300 has separate voltage comparator to detect undervoltage condition for each phases. If at any time the voltage on the BSTx pin falls lower than the $V_{BSTUV}$ threshold, high side external MOSFETs of that particular phase is disabled by disabling (Hi-Z) GHx pin. Normal operation starts again when the BSTUV condition clears and low to high PWM edge is detected on INHx input of the same phase that BSTUV condition was detected. BSTUV protection ensures that high-side MOSFETs are not driven when the BSTx pins has lower value. #### 8.3.3.2 GVDD Undervoltage Lockout (GVDDUV) If at any time the voltage on the GVDD pin falls lower than the $V_{\text{GVDDUV}}$ threshold voltage, all of the external MOSFETs are disabled. Normal operation starts again when the GVDDUV condition clears. GVDDUV protection ensures that external MOSFETs are not driven when the GVDD input is at lower value. #### 8.4 Device Functional Modes The DRV8300 is in operating (active) mode, whenever the GVDD and BST pins are higher than the UV threshold (GVDD > $V_{GVDDUV}$ and $V_{BSTX}$ > $V_{BSTUV}$ ). In active mode, the gate driver output GHx and GLX will follow respective inputs INHx and INLx. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ### 9 Application and Implementation #### 备注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 9.1 Application Information The DRV8300 family of devices is primarily used in applications for three-phase brushless DC motor control. The design procedures in the # 9.2 section highlight how to use and configure the DRV8300. ### 9.2 Typical Application 图 9-1. Application Schematic #### 9.2.1 Design Requirements 表 9-1 lists the example design input parameters for system design. #### 表 9-1. Design Parameters | EXAMPLE DESIGN PARAMETER | REFERENCE | EXAMPLE VALUE | | | |--------------------------|------------|---------------|--|--| | MOSFET | - | CSD19532Q5B | | | | Gate Supply Voltage | $V_{GVDD}$ | 12 V | | | | Gate Charge | $Q_{G}$ | 48 nC | | | #### 9.2.2 Bootstrap Capacitor and GVDD Capacitor Selection The bootstrap capacitor must be sized to maintain the bootstrap voltage above the undervoltage lockout for normal operation. 方程式 2 calculates the maximum allowable voltage drop across the bootstrap capacitor: $$\Delta V_{BSTX} = V_{GVDD} - V_{BOOTD} - V_{BSTUV} \tag{2}$$ $$=12 \text{ V} - 0.85 \text{ V} - 4.5 \text{ V} = 6.65 \text{ V}$$ #### where - V<sub>GVDD</sub> is the supply voltage of the gate drive - V<sub>BOOTD</sub> is the forward voltage drop of the bootstrap diode - V<sub>BSTUV</sub> is the threshold of the bootstrap undervoltage lockout In this example the allowed voltage drop across bootstrap capacitor is 6.65 V. It is generally recommended that ripple voltage on both the bootstrap capacitor and GVDD capacitor should be minimized as much as possible. Many of commercial, industrial, and automotive applications use ripple value between 0.5 V to 1 V. The total charge needed per switching cycle can be estimated with 方程式 3: $$Q_{TOT} = Q_G + \frac{IL_{BS\_TRANS}}{f_{SW}} \tag{3}$$ =48 nC + 220 $$\mu$$ A/20 kHz = 50 nC + 11 nC = 59 nC #### where - Q<sub>G</sub> is the total MOSFET gate charge - I<sub>LBS TRAN</sub> is the bootstrap pin leakage current - f<sub>SW</sub> is the is the PWM frequency The minimum bootstrap capacitor an then be estimated as below assuming 1V \( \Delta \, V\_{BSTx} \): $$C_{BST\_MIN} = \frac{Q_{TOT}}{\Delta V_{BSTX}} \tag{4}$$ The calculated value of minimum bootstrap capacitor is 59 nF. It should be noted that, this value of capacitance is needed at full bias voltage. In practice, the value of the bootstrap capacitor must be greater than calculated value to allow for situations where the power stage may skip pulse due to various transient conditions. It is recommended to use a 100 nF bootstrap capacitor in this example. It is also recommenced to include enough margin and place the bootstrap capacitor as close to the BSTx and SHx pins as possible. $$C_{GVDD} \ge 10 \times C_{BSTX}$$ (5) = $10*100 \text{ nF} = 1 \mu \text{ F}$ For this example application choose 1 $\mu$ F C<sub>GVDD</sub> capacitor. Choose a capacitor with a voltage rating at least twice the maximum voltage that it will be exposed to because most ceramic capacitors lose significant capacitance when biased. This value also improves the long term reliability of the system. ### 9.2.3 Application Curves ### 10 Power Supply Recommendations The DRV8300 is designed to operate from an input voltage supply (GVDD) range from 4.8 V to 20 V. A local bypass capacitor should be placed between the GVDD and GND pins. This capacitor should be located as close to the device as possible. A low ESR, ceramic surface mount capacitor is recommended. It is recommended to use two capacitors across GVDD and GND: a low capacitance ceramic surface-mount capacitor for high frequency filtering placed very close to GVDD and GND pin, and another high capacitance value surface-mount capacitor for device bias requirements. In a similar manner, the current pulses delivered by the GHx pins are sourced from the BSTx pins. Therefore, capacitor across the BSTx to SHx is recommended, it should be high enough capacitance value capacitor to deliver GHx pulses Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback #### 11 Layout ### 11.1 Layout Guidelines - Low ESR/ESL capacitors must be connected close to the device between GVDD and GND and between BSTx and SHx pins to support high peak currents drawn from GVDD and BSTx pins during the turn-on of the external MOSFETs. - To prevent large voltage transients at the drain of the top MOSFET, a low ESR electrolytic capacitor and a good quality ceramic capacitor must be connected between the high side MOSFET drain and ground. - In order to avoid large negative transients on the switch node (SHx) pin, the parasitic inductances between the source of the high-side MOSFET and the source of the low-side MOSFET must be minimized. - In order to avoid unexpected transients, the parasitic inductance of the GHx, SHx, and GLx connections must be minimized. Minimize the trace length and number of vias wherever possible. Minimum 10 mil and typical 15 mil trace width is recommended. - Resistance between DT and GND must be place as close as possible to device - Place the gate driver as close to the MOSFETs as possible. Confine the high peak currents that charge and discharge the MOSFET gates to a minimal physical area by reducing trace length. This confinement decreases the loop inductance and minimize noise issues on the gate terminals of the MOSFETs. - In QFN package device variants, NC pins can be connected to GND to increase ground conenction between thermal pad and external ground plane. - Refer to sections General Routing Techniques and MOSFET Placement and Power Stage Routing in Application Report ### 11.2 Layout Example GVDD capacitor close to device Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ### 12 Device and Documentation Support ### 12.1 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击 订阅更新 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 12.2 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 12.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 12.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 12.5 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 ### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2022 Texas Instruments Incorporated www.ti.com 22-Nov-2021 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | DRV8300DIPWR | ACTIVE | TSSOP | PW | 20 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8300DI | Samples | | DRV8300DPWR | ACTIVE | TSSOP | PW | 20 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8300D | Samples | | DRV8300DRGER | ACTIVE | VQFN | RGE | 24 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 8300D | Samples | | DRV8300NIPWR | ACTIVE | TSSOP | PW | 20 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8300NI | Samples | | DRV8300NPWR | ACTIVE | TSSOP | PW | 20 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8300N | Samples | | DRV8300NRGER | ACTIVE | VQFN | RGE | 24 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 8300N | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. ### **PACKAGE OPTION ADDENDUM** www.ti.com 22-Nov-2021 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Jun-2022 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | DRV8300DIPWR | TSSOP | PW | 20 | 3000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | DRV8300DPWR | TSSOP | PW | 20 | 3000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | DRV8300DRGER | VQFN | RGE | 24 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | DRV8300NIPWR | TSSOP | PW | 20 | 3000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | DRV8300NPWR | TSSOP | PW | 20 | 3000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | DRV8300NRGER | VQFN | RGE | 24 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | www.ti.com 3-Jun-2022 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | DRV8300DIPWR | TSSOP | PW | 20 | 3000 | 356.0 | 356.0 | 35.0 | | DRV8300DPWR | TSSOP | PW | 20 | 3000 | 356.0 | 356.0 | 35.0 | | DRV8300DRGER | VQFN | RGE | 24 | 3000 | 367.0 | 367.0 | 35.0 | | DRV8300NIPWR | TSSOP | PW | 20 | 3000 | 356.0 | 356.0 | 35.0 | | DRV8300NPWR | TSSOP | PW | 20 | 3000 | 356.0 | 356.0 | 35.0 | | DRV8300NRGER | VQFN | RGE | 24 | 3000 | 367.0 | 367.0 | 35.0 | SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## PW (R-PDSO-G20) ## PLASTIC SMALL OUTLINE NOTES: - All linear dimensions are in millimeters. - B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4204104/H #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司