# 具有 I/O 电平自适应和低功率模式电源优化的 5V 控制器局域网 (CAN) 收发器 查询样品: HVDA551-Q1, HVDA553-Q1 #### 特性 - 符合汽车应用要求 - 符合或超过 ISO 11898-2 和 ISO 11898-5 的要求 - GIFT/ICT 兼容 - 总线引脚上的静电放电 (ESD) 保护高达 ±12kV (人体模型) - I/O 电压电平自适应 - HVDA551: 自适应 I/O 电压范围 (V<sub>IO</sub>) 从 3V 至 5.33V - 分离式电压源 - HVDA553: 共模总线稳定 - 运行模式: - 正常模式 - 具有 RXD 唤醒请求的低功率待机模式 - 高电磁兼容性 (EMC) - 支持 CAN 灵活数据速率 (FD) - 保护 - V<sub>IO</sub>和 V<sub>CC</sub>上的欠压保护 - -27V 至 40V 的总线故障保护 - TXD 主状态超时 - CAN 总线阻塞主故障时的 RXD 唤醒请求闭锁 (HVDA551) - 数字输入与 5V 微处理器兼容 (HVDA553) - 热关断保护 - 加电和断电无毛刺脉冲总线 I/O - 未加电时(无总线负载)时高总线输入阻抗应用范围 - 针对汽车应用的 SAE J2284 高速 CAN - SAE J1939 标准数据总线接口 - GMW3122 双线制 CAN 物理层 - ISO 11783 标准数据总线接口 - NMEA 2000 标准数据总线 #### 说明 此器件被设计成在汽车应用中使用,满足汽车应用的要求,并且符合或超过 ISO 11898 高速 CAN (控制器局域网)物理层标准(收发器)的技术规格。 Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ZHCSB72 – JUNE 2013 www.ti.com.cn # TEXAS INSTRUMENTS #### **FUNCTIONAL BLOCK DIAGRAMS** Figure 1. HVDA551 Figure 2. HVDA553 These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. **Table 1. TERMINAL FUNCTIONS** | TERMINAL | | | | |----------------------------|-------------------------|------------|--------------------------------------------------------------------------------------------------------------------------| | NAME | D Package (SOIC)<br>NO. | TYPE | DESCRIPTION | | CANH | 7 | I/O | High level CAN bus line | | CANL | 6 | I/O | Low level CAN bus line | | GND | 2 | GND | Ground connection | | RXD | 4 | 0 | CAN receive data output (low in dominant bus state, high in recessive bus state) | | STB | 8 | I | Standby mode select pin (active high) | | TXD | 1 | I | CAN transmit data input (low for dominant bus state, high for recessive bus state) | | V <sub>CC</sub> | 3 | Supply | Transceiver 5V supply voltage | | V <sub>IO</sub> /<br>SPLIT | 5 | Supply / O | V <sub>IO</sub> (HVDA551): Transceiver logic level (IO) supply voltage SPLIT (HVDA553): Common mode stabilization output | #### Table 2. ORDERING INFORMATION(1) | T <sub>A</sub> | PACK | AGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING | |----------------|-------------------------------------------------|--------------------|-----------------------|------------------| | 40°C to 405°C | T <sub>A</sub> PACKA<br>-40°C to 125°C SOIC – D | Dool of 2500 | HVDA551QDRQ1 | H551Q | | -40°C to 125°C | | Reel of 2500 | HVDA553QDRQ1 | H553Q | <sup>(1)</sup> For the most-current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com. #### **FUNCTIONAL DESCRIPTION** #### **General Description** The device meets or exceeds the specifications of the ISO 11898 High Speed CAN (Controller Area Network) Physical Layer standard (transceiver). This device provides CAN transceiver functions: differential transmit capability to the bus and differential receive capability at data rates up to 1 megabit per second (Mbps). The device includes many protection features providing device and CAN network robustness. #### **Operating Modes** These devices have two main operating modes: normal mode and standby mode. Operating mode selection is made via the STB input pin. <sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging. | Table | 3. ( | )perat | ing | Modes | |-------|------|--------|-----|-------| |-------|------|--------|-----|-------| | DEVICE | STB | MODE | DRIVER | RECEIVER | RXD Pin | |-------------|------|------------------------------------------|----------------|----------------------------------------------------|------------------------------------------| | | LOW | Normal Mode | Enabled (On) | Enabled (On) | Mirrors bus state <sup>(1)</sup> | | All Devices | HIGH | Standby mode<br>(RXD wake-up<br>request) | Disabled (Off) | Low-power wake-up receiver and bus monitor enabled | Mirrors bus state via wake-up filter (2) | - 1) Mirrors bus state: LOW if CAN bus is dominant, HIGH if CAN bus is recessive. - (2) See Figure 5 and Figure 6 for operation of the low-power wake-up receiver and bus monitor for RXD wake-up request behavior and Table 5 for the wake -up receiver threshold levels. #### **Bus States by Mode** The CAN bus has three valid states during powered operation, depending on the mode of the device. In normal mode the bus may be dominant (logic LOW), where the bus lines are driven differentially apart, or recessive (logic HIGH), where the bus lines are biased to $V_{CC}$ / 2 via the high-ohmic internal input resistors $R_{IN}$ of the receiver. The third state is low-power standby mode where the bus lines are biased to GND via the high-ohmic internal input resistors $R_{IN}$ of the receiver. Figure 3. Bus States (Physical Bit Representation) Figure 4. Simplified Common-Mode Bias and Receiver Implementation #### **Normal Mode** This is the normal operating mode of the device. Normal mode is selected by setting STB low. The CAN driver and receiver are fully operational and CAN communication is bidirectional. The driver is translating a digital input on TXD to a differential output on CANH and CANL. The receiver is translating the differential signal from CANH and CANL to a digital output on RXD. In recessive state, the CAN bus pins (CANH and CANL) are biased to 0.5 $\times$ V<sub>CC</sub>. In dominant state, the bus pins are driven differentially apart. Logic high is equivalent to recessive on the bus, and logic low is equivalent to a dominant (differential) signal on the bus. #### Standby Mode With RXD Wake-Up Request This is the low-power mode of the device. Standby mode is selected by setting STB high. The CAN driver and main receiver are turned off and bidirectional CAN communication is not possible. The low-power receiver and bus monitor, both supplied via the $V_{IO}$ supply, are enabled to allow for RXD wake-up requests via the CAN bus. The $V_{CC}$ (5-V) supply may be turned off for additional power savings at the system level. A wake-up request is output to RXD (driven low) for any dominant bus transmissions longer than the filter time $t_{BUS}$ . The local protocol controller (MCU) should monitor RXD for transitions and then reactivate the device to normal mode based on the wake-up request. The 5-V ( $V_{CC}$ ) supply must be reactivated by the local protocol controller to resume normal mode if it has been turned off for low-power standby operation. The CAN bus pins are weakly pulled to GND, see Figure 3 and Figure 4. #### RXD Wake-Up Request Lockout for Bus-Stuck Dominant Fault (HVDA551) If the bus has a fault condition where it is stuck dominant while the HVDA551 is placed into standby mode via the STB pin, the device locks out the RXD wake-up request until the fault has been removed to prevent false wake-up signals in the system. Figure 5. HVDA551 RXD Wake-Up Request With No Bus Fault Condition Figure 6. HVDA551 RXD Wake-Up Request Lockout During Bus Dominant Fault Condition ZHCSB72 – JUNE 2013 www.ti.com.cn #### **Driver and Receiver Function Tables** **Table 4. Driver Function Table** | | INPUTS | | OUT | DRIVEN BUS | | | |---------------------------------|------------------------|--------------------|---------------------|---------------------|-----------|--| | DEVICE | STB / S <sup>(1)</sup> | TXD <sup>(1)</sup> | CANH <sup>(1)</sup> | CANL <sup>(1)</sup> | STATE | | | Both Devices | L | L | Н | L | Dominant | | | | L | Н | Z | Z | Recessive | | | | L | Open | Z | Z | Recessive | | | HVDA551, HVDA553 <sup>(2)</sup> | Н | Х | Y | Υ | Recessive | | <sup>(1)</sup> H = high level, L = low level, X = irrelevant, Y = common-mode bias to GND, Z = common mode bias to $V_{CC}$ / 2. See Figure 3 and Figure 4 for common mode bias information. **Table 5. Receiver Function Table** | DEVICE MODE | CAN DIFFERENTIAL INPUTS V <sub>ID</sub> = V(CANH) - V(CANL) | BUS STATE | RXD PIN <sup>(1)</sup> | |--------------------------------------------|-------------------------------------------------------------|-----------|------------------------| | Standby with RXD wake-up request (HVDA551, | V <sub>ID</sub> ≥ 1.15 V | DOMINANT | L | | | $0.4 \text{ V} < \text{V}_{\text{ID}} < 1.15 \text{ V}$ | ? | ? | | HVDA553) <sup>(2)</sup> | $V_{ID} \le 0.4 \text{ V}$ | RECESSIVE | Н | | NORMAL | V <sub>ID</sub> ≥ 0.9 V | DOMINANT | L | | | $0.5 \text{ V} < \text{V}_{\text{ID}} < 0.9 \text{ V}$ | ? | ? | | | V <sub>ID</sub> ≤ 0.5 V | RECESSIVE | Н | | ANY | Open | N/A | Н | <sup>(1)</sup> H = high level, L = low level, X = irrelevant, ? = indeterminate. #### **Digital Inputs and Outputs** The HVDA551 device has an I/O supply voltage input pin ( $V_{IO}$ ) to ratiometrically level shift the digital logic input and output levels with respect to $V_{IO}$ for compatibility with protocol controllers having I/O supply voltages between 3 V and 5.33 V. The HVDA553 devices have a single $V_{CC}$ supply (5 V). The digital logic input and output levels for these devices are with respect to $V_{CC}$ for compatibility with protocol controllers having I/O supply voltages between 4.68 V and 5.33 V. #### Using the HVDA553 With Split Termination The SPLIT pin voltage output provides $0.5 \times V_{CC}$ in normal mode. The circuit may be used by the application to stabilize the common-mode voltage of the bus by connecting it to the center tap of split termination for the CAN network (see Figure 7 and Figure 20). This pin provides a stabilizing recessive voltage drive to offset leakage currents of unpowered transceivers or other bias imbalances that might bring the network common-mode voltage away from $0.5 \times V_{CC}$ . Using this feature in a CAN network improves electromagnetic emissions behavior of the network by eliminating fluctuations in the bus common-mode voltage levels at the start of message transmissions. <sup>(2)</sup> HVDA551 and HVDA553 have internal pullup to $V_{IO}$ on the STB pin. If the STB pin is open, the pin is pulled high and the device is in standby mode. <sup>(2)</sup> While STB is high (standby mode) the RXD output of the HVDA551 functions according to the levels above and the wake-up conditions shown in Figure 5 and Figure 6. Figure 7. SPLIT Pin Circuitry and Application ZHCSB72 – JUNE 2013 www.ti.com.cn #### **Protection Features** #### **TXD Dominant State Time Out** During normal mode, the only mode where the CAN driver is active, the TXD dominant time-out circuit prevents the transceiver from blocking network communication in the event of a hardware or software failure where TXD is held dominant longer than the time-out period $t_{(DOM)}$ . The dominant time-out circuit is triggered by a falling edge on TXD. If no rising edge is seen before the time-out constant of the circuit expires $(t_{(DOM)})$ the CAN bus driver is disabled, freeing the bus for communication between other network nodes. The CAN driver is re-activated when a recessive signal is seen on the TXD pin, thus clearing the dominant-state time-out. The CAN bus pins are biased to the recessive level during a TXD dominant-state time-out. **APPLICATION NOTE:** The maximum dominant TXD time allowed by the TXD dominant-state time-out limits the minimum possible data rate of the devices. The CAN protocol allows a maximum of eleven successive dominant bits (on TXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. This, along with the $t_{(DOM)}$ minimum, limits the minimum bit rate. The minimum bit rate may be calculated by: Minimum Bit Rate = 11 / $t_{(DOM)}$ . #### **Thermal Shutdown** If the junction temperature of the device exceeds the thermal shutdown threshold, the device turns off the CAN driver circuits. This condition is cleared once the temperature drops below the thermal shutdown temperature of the device. The CAN bus pins are biased to the recessive level during a thermal shutdown. #### **Undervoltage Lockout or Unpowered Device** Both of the supply pins have undervoltage detection, which places the device in forced standby mode to protect the bus during an undervoltage event on either the $V_{CC}$ or $V_{IO}$ supply pins. If $V_{IO}$ is undervoltage, the RXD pin is forced to the high-impedance state and the device does not pass any wake-up signals from the bus to the RXD pin. Because the device is placed into forced standby mode, the CAN bus pins have a common-mode bias to ground, protecting the CAN network; see Figure 3 and Figure 4. The device is designed to be an *ideal passive* load to the CAN bus if it is unpowered. The bus pins (CANH, CANL) have extremely low leakage currents when the device is unpowered, so they do not load down the bus but rather be a no-load. This is critical, especially if some nodes of the network are unpowered while the rest of the network remains in operation. **APPLICATION NOTE:** Once an undervoltage condition is cleared and $V_{CC}$ and $V_{IO}$ have returned to valid levels, the device typically requires 300 $\mu$ s to transition to normal operation. | DEVICE | $v_{cc}$ | $V_{IO}$ | DEVICE STATE | BUS | RXD | |--------------|-----------|----------|-------------------------|----------------------------------------|------------------------------------------| | | Bad | Good | Forced Standby Mode | Common mode bias to GND <sup>(1)</sup> | Mirrors bus state via wake-up filter (2) | | Both devices | Good | Bad | Forced Standby Mode (3) | Common mode bias to GND <sup>(1)</sup> | High Z | | | Unpowered | | Unpowered | No load | High Z | **Table 6. Undervoltage Protection** - (1) See Figure 3 and Figure 4 for common-mode bias information. - (2) See Figure 5 and Figure 6 for operation of the low-power wake-up receiver and bus monitor for RXD wake-up request behavior and Table 5 for the wake-up receiver threshold levels. - (3) When V<sub>IO</sub> is undervoltage, the device is forced into standby mode with respect to the CAN bus, because there is not a valid digital reference to determine the digital I/O states or power the wake-up receiver. #### **Floating Pins** The device has integrated pullups and pulldowns on critical pins to place the device into known states if the pins float. The TXD and STB pins on the HVDA551 are pulled up to $V_{IO}$ . This forces a recessive input level on TXD in the case of a floating TXD pin and prevents the device from entering into the low-power standby mode if the STB pin floats. In the case of the HVDA553 both the TXD and STB pins are pulled up to $V_{CC}$ , which has the same effect. #### **CAN Bus Short-Circuit Current Limiting** The device has several protection features that limit the short-circuit current when a CAN bus line is shorted. These include CAN driver-current limiting (dominant and recessive) and TXD dominant-state time-out to prevent continuously driving dominant. During CAN communication, the bus switches between dominant and recessive states; thus, the short-circuit current may be viewed either as the current during each bus state or as a dc average current. For system current and power considerations in termination resistance and common-mode choke ratings, the average short-circuit current should be used. The device has TXD dominant-state time-out, which prevents permanently having the higher short-circuit current of dominant state. The CAN protocol also has forced state changes and recessive bits such as bit stuffing, control fields, and interframe space. These ensure there is a minimum recessive amount of time on the bus even if the data field contains a high percentage of dominant bits. **APPLICATION NOTE:** The short-circuit current of the bus depends on the ratio of recessive to dominant bits and their respective short-circuit currents. The average short-circuit current may be calculated with the following formula: $I_{OS(AVG)} = \%Transmit \times [(\%REC\_Bits \times I_{OS(SS)\_REC}) + (\%DOM\_Bits \times I_{OS(SS)\_DOM})] + [\%Receive \times I_{OS(SS)\_REC}]$ where $I_{OS(AVG)}$ is the average short-circuit current, %Transmit is the percentage the node is transmitting CAN messages, %Receive is the percentage the node is receiving CAN messages, %REC\_Bits is the percentage of recessive bits in the transmitted CAN messages, %DOM\_Bits is the percentage of dominant bits in the transmitted CAN messages, $I_{OS(SS)\_REC}$ is the recessive steady-state short-circuit current and $I_{OS(SS)\_DOM}$ is the dominant steady-state short-circuit current. # ABSOLUTE MAXIMUM RATINGS(1) (2) | 1.1 | $V_{CC}$ | Supply voltage range | | −0.3 V to 6 V | | |-----|----------------|----------------------------------------------|-----------------------------------------|---------------------------------------------------------------------------|--| | 1.2 | $V_{IO}$ | I/O supply voltage range | -0.3 V to 6 V | | | | 1.3 | | Voltage range at bus terminals (CANH, CANL) | −27 V to 40 V | | | | 1.4 | Io | Receiver output current (RXD) | 20 mA | | | | 1 5 | \/ | Voltage input range (TVD, CTD, C) | HVDA55x | $-0.3 \text{ V}$ to 6 V and V <sub>I</sub> $\leq$ V <sub>IO</sub> + 0.3 V | | | 1.5 | VI | Voltage input range (TXD, STB, S) | -0.3 V to 6 V<br>-27 V to 40 V<br>20 mA | –0.3 V to 6 V | | | 1.6 | T <sub>J</sub> | Operating virtual-junction temperature range | | | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) All voltage values, except differential I/O bus voltages, are with respect to the ground terminal. #### **ELECTROSTATIC DISCHARGE AND TRANSIENT PROTECTION**(1) | | PARAMETER | TEST | CONDITIONS | VALUE | |-----|-------------------------|---------------------------------------------------------------------|------------------------------|--------| | 2.1 | | Human-body model <sup>(2)</sup> | CANH and CANL <sup>(3)</sup> | ±12 kV | | 2.2 | Electrostatic discharge | Human-body model | All pins | ±4 kV | | 2.3 | | Charged-device model <sup>(4)</sup> | All pins | ±1 kV | | 2.4 | | IEC 61000-4-2 according to IBEE CAN EMC Test Specification (5) | CANH and CANL pins to GND | ±7 kV | | 2.5 | | | Pulse 1 | –100 V | | 2.6 | ICO 7627 transiente | ISO7637 transients according to IBEE CAN EMC Test Specification (6) | Pulse 2a | 75 V | | 2.7 | 2.7 ISO 7637 transients | CAN EMC Test Specification (6) | Pulse 3a | –150 V | | 2.8 | | | Pulse 3b | 100 V | <sup>(1)</sup> Stresses beyond those listed under *Electrostatic Discharge and Transient Protection* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) HBM tested in accordance with AEC-Q100-002. - (3) HBM test method based on AEC-Q100-002, CANH and CANL bus pins stressed with respect to each other and GND. - (4) CDM tested in accordance with AEC-Q100-011. - (5) IEC 61000-4-2 is a system-level ESD test. Results given here are specific to the IBEE CAN EMC Test specification conditions. Different system-level configurations lead to different results. - (6) ISO 7637 is a system level transient test. Results given here are specific to the IBEE CAN EMC Test specification conditions. Different system level configurations lead to different results. #### RECOMMENDED OPERATING CONDITIONS | | | | | MIN | MAX | UNIT | |-----|-----------------------------------|----------------------------------------|-------------------------------------------|-----------------------|---------------------|------| | 3.1 | V <sub>CC</sub> | Supply voltage | | 4.68 | 5.33 | V | | 3.2 | $V_{IO}$ | I/O supply voltage | | 3 | 5.33 | V | | 3.3 | $V_{\text{I}}$ or $V_{\text{IC}}$ | Voltage at any bus terminal (sepa | -12 | 12 | V | | | 3.4 | $V_{IH}$ | High-level input voltage | TXD, STB (for HVD553: $V_{IO} = V_{CC}$ ) | 0.7 × V <sub>IO</sub> | $V_{IO}$ | V | | 3.5 | $V_{IL}$ | Low-level input voltage | TXD, STB (for HVD553: $V_{IO} = V_{CC}$ ) | 0 | $0.3 \times V_{IO}$ | V | | 3.6 | $V_{ID}$ | Differential input voltage, bus | Between CANH and CANL | -6 | 6 | V | | 3.7 | I <sub>OH</sub> | High-level output current | RXD | -2 | | mA | | 3.8 | I <sub>OL</sub> | Low-level output current | RXD | | 2 | mA | | 3.9 | T <sub>A</sub> | Operating ambient free-air temperature | See Thermal Characteristics table | -40 | 125 | °C | #### **ELECTRICAL CHARACTERISTICS** over recommended operating conditions, $T_J = -40$ °C to 150°C (unless otherwise noted), HVDA553 $V_{IO} = V_{CC}$ | PARAMETER | | | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | | |----------------|-------------------------|---------------------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------|------|------|----| | Supply | Characteristic | cs (HVDA551) | | | | | | | | 4.1 | | , | Standby<br>mode<br>(HVDA551<br>only) | STB at $V_{IO}$ , $V_{CC}$ = 5.33 V, $V_{IO}$ = 3 V, TXD at $V_{IO}$ (2) | | | 5 | μΑ | | 4.2 | Icc | 5-V supply current | Normal mode (dominant) | TXD at 0 V, 60-Ω load, STB at 0 V | | 50 | 70 | | | 4.3<br>4.4 | | | Normal mode (recessive) | TXD at V <sub>IO</sub> , no load, STB at 0 V | | 6.75 | 10 | mA | | 4.5 | 110 | | Standby<br>mode<br>(HVDA551<br>Only) | STB at $V_{IO}$ , $V_{CC}$ = 5.33 V or 0 V,<br>RXD floating, TXD at $V_{IO}$<br>$T_A$ = -40°C, 25°C, 125°C <sup>(3)</sup> | | 6.5 | 15 | | | 4.6 | | I/O supply current | Normal mode (dominant) | V <sub>CC</sub> = 5.33V, RXD floating, TXD at 0 | | 85 | 300 | μA | | | | | Normal mode (recessive) | V <sub>CC</sub> = 5.33V, RXD floating, TXD at V <sub>IO</sub> | | 70 | 300 | | | 4.7 | UV <sub>VCC</sub> | Undervoltage detection on V <sub>CC</sub> for forced standby mode | | | 3.2 | 3.6 | 4 | V | | 4.8 | V <sub>HYS(UVVCC)</sub> | Hysteresis voltage f<br>undervoltage detect<br>for standby mode | | | | 200 | | mV | | 4.9 | UV <sub>VIO</sub> | Undervoltage detection forced standby mod | | | 1.9 | 2.45 | 2.95 | V | | 4.10 | V <sub>HYS(UVVIO)</sub> | Hysteresis voltage f<br>undervoltage detect<br>for forced standby r | ion on UV <sub>VIO</sub> | | | 130 | | mV | | Supply | Characteristic | cs (HVDA553) | | | | | | | | 4.1-5 | | | Standby<br>mode<br>(HVDA553<br>only) | STB at $V_{CC}$ , $V_{CC}$ = 5.33 V, TXD at $V_{CC}$ (2) | | | 12 | μΑ | | 4.2-5 | Icc | | Normal mode (dominant) | TXD at 0 V, 60-Ω load, STB at 0 V | | 50 | 70 | | | 4.3-5<br>4.4-5 | | | Normal mode (recessive) | TXD at V <sub>CC</sub> , No load, STB at 0 V | | 6.75 | 10 | mA | | 4.7-5 | UV <sub>VCC</sub> | Undervoltage detection | | | 3.2 | 3.6 | 4 | V | | 4.8-5 | V <sub>HYS(UVVCC)</sub> | Hysteresis voltage f<br>undervoltage detect<br>for standby mode | or | | | 200 | | mV | <sup>(1)</sup> All typical values are at 25°C and supply voltages of V<sub>CC</sub> = 5 V and V<sub>IO</sub> = 3.3 V. (2) The V<sub>CC</sub> supply is not needed during standby mode so in the application I<sub>CC</sub> in standby mode may be zero. If the V<sub>CC</sub> supply remains, then I<sub>CC</sub> is per specification with V<sub>CC</sub>. (3) See HVDA55x Errata, Literature number SLLZ073. # **ELECTRICAL CHARACTERISTICS (continued)** over recommended operating conditions, $T_J = -40$ °C to 150 °C (unless otherwise noted), HVDA553 $V_{IO} = V_{CC}$ | PARAMETER | | | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | | | |------------|--------------------------|--------------------------------------------------------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------|---------------------|-----------------|---------------------|-----|--| | Device | Switching Cha | racteristics: Propaga | ation Time (Lo | op Time TXD to RXD) | | | | • | | | 5.1 | t <sub>PROP(LOOP1)</sub> | Total loop delay, driver input (TXD) to receiver output (RXD), recessive to dominant | | Figure 15, STB at 0 V | 70 | | 230 | ns | | | 5.2 | t <sub>PROP(LOOP2)</sub> | Total loop delay, dri<br>(TXD) to receiver ou<br>dominant to recessi | ıtput (RXD), | rigure 13, 31B at 0 V | 70 | | 230 | 115 | | | Driver | Electrical Char | acteristics | | | | | | | | | 6.1<br>6.2 | - V <sub>O(D)</sub> | Bus output voltage (dominant) | CANH | $V_I = 0 \text{ V}$ , STB at 0 V, $R_L = 60 \Omega$ ,<br>See Figure 8 and Figure 3 | 2.9 | | 4.5<br>1.75 | V | | | 6.3 | V <sub>O®)</sub> | Bus output voltage ( | | $V_I = V_{IO}, V_{IO} = 3 \text{ V}, \text{ STB at 0 V},$ $R_L = 60 \Omega, \text{ See Figure 8 and}$ Figure 3 | 2 | 2.5 | 3 | V | | | 6.4 | V <sub>O(STBY)</sub> | Bus output voltage, (HVDA551 only) | standby mode | STB at $V_{IO}$ , $R_L = 60 \Omega$ ,<br>See Figure 8 and Figure 3 | -0.1 | | 0.1 | V | | | 6.5 | ., | Differential output voltage | | $V_I = 0 \text{ V}, R_L = 60 \Omega, \text{ STB at } 0 \text{ V},$ See Figure 8, Figure 3, and Figure 9 | 1.5 | | 3 | ., | | | 6.6 | $V_{OD(D)}$ | (dominant) | J | $V_I = 0 \text{ V}, R_L = 45 \Omega, \text{ STB at } 0 \text{ V},$ See Figure 8, Figure 3, and Figure 9 | 1.4 | | 3 | V | | | 6.7 | V <sub>OD®)</sub> | Differential output voltage | | $V_I$ = 3 V, STB at 0 V, $R_L$ = 60 $\Omega$ , See Figure 8 and Figure 3 | -0.012 | | 0.012 | V | | | 6.8 | 000) | (recessive) | | V <sub>I</sub> = 3 V, STB at 0 V, No load | -0.5 | | 0.05 | | | | 6.9 | V <sub>SYM</sub> | Output symmetry (d recessive) (V <sub>O(CANH</sub> | | STB at 0 V, $R_L = 60 \Omega$ , See Figure 18 | 0.9 V <sub>CC</sub> | V <sub>CC</sub> | 1.1 V <sub>CC</sub> | V | | | 6.10 | V <sub>OC(SS)</sub> | Steady-state commo | on-mode | STB at 0 V, $R_L = 60 \Omega$ , See Figure 14 | 2 | 2.5 | 3 | V | | | 6.11 | $\Delta V_{OC(SS)}$ | Change in steady-st<br>mode output voltage | | STB at 0 V, $R_L = 60 \Omega$ , See Figure 14 | | 50 | | mV | | | 6.12 | I <sub>OS(SS)_DOM</sub> | Short-circuit steady-state output | state output | V <sub>CANH</sub> = 0 V, CANL open, TXD = low,<br>See Figure 17 | -100 | | | mA | | | 6.13 | _ OS(OO)_DOM | current, dominant | | V <sub>CANL</sub> = 32 V, CANH open, TXD = low, See Figure 17 | | | 100 | | | | 6.14 | | Short-circuit steady- | state output | -20 V ≤ V <sub>CANH</sub> ≤ 32 V, CANL open,<br>TXD = high, See Figure 17 | -10 | | 10 | A | | | 6.15 | los(ss)_rec | current, recessive | ·<br> | -20 V ≤ V <sub>CANL</sub> ≤ 32 V, CANH open,<br>TXD = high, See Figure 17 | -10 | | 10 | mA | | | 6.16 | Co | Output capacitance | | See receiver input capacitance | | | | | | #### **ELECTRICAL CHARACTERISTICS (continued)** over recommended operating conditions, $T_J = -40$ °C to 150°C (unless otherwise noted), HVDA553 $V_{IO} = V_{CC}$ | | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |--------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------|--------------------|------|------| | Driver | Switching Cha | aracteristics | | | | | | | 7.1 | t <sub>PLH</sub> | Propagation delay time, low-to-<br>high level output | STB at 0 V, See Figure 10 | | 65 | | ns | | 7.2 | t <sub>PHL</sub> | Propagation delay time, high-to-low level output | STB at 0 V, See Figure 10 | | 50 | | ns | | 7.3 | t <sub>R</sub> | Differential output signal rise time | STB at 0 V, See Figure 10 | | 25 | | ns | | 7.4 | t <sub>F</sub> | Differential output signal fall time | STB at 0 V, See Figure 10 | | 55 | | ns | | 7.5 | t <sub>EN</sub> | Enable time from standby or silent mode to normal mode, dominant | See Figure 13 | | | 30 | μs | | 7.6 | t <sub>(DOM)</sub> (4) | Dominant time-out | See Figure 16 | 1200 | 2000 | 2800 | μs | | Receiv | er Electrical C | haracteristics | | | | | | | 8.1 | V <sub>IT+</sub> | Positive-going input threshold voltage, normal mode | STB at 0 V, See Table 7 | | 800 | 900 | mV | | 8.2 | V <sub>IT</sub> | Negative-going input threshold voltage, normal mode | STB at 0 V, See Table 7 | 500 | 650 | | mV | | 8.3 | V <sub>hys</sub> | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> ) | | | 125 | | mV | | 8.4 | V <sub>IT(STBY)</sub> | Input threshold voltage, standby mode (HVDA551 only) | STB at V <sub>IO</sub> | 400 | | 1150 | mV | | 8.5 | I <sub>I(OFF_LKG)</sub> | Power-off (unpowered) bus input leakage current | CANH = CANL = 5 V, V <sub>CC</sub> at 0 V,<br>V <sub>IO</sub> at 0 V, TXD at 0 V | | | 3 | μΑ | | 8.6 | C <sub>I</sub> | Input capacitance to ground (CANH or CANL) | HVDA551: TXD at $V_{IO}$ , $V_{IO}$ at 3.3 V. HVDA553: TXD at $V_{CC}$ $V_{I} = 0.4$ sin (4E6πt) + 2.5 V | | 13 | | pF | | 8.7 | C <sub>ID</sub> | Differential input capacitance | HVDA551: TXD at $V_{IO}$ , $V_{IO}$ at 3.3 V.<br>HVDA553: TXD at $V_{CC}$<br>$V_I = 0.4 \sin(4E6\pi t)$ | | 5 | | pF | | 8.8 | R <sub>ID</sub> | Differential input resistance | HVDA551: TXD at $V_{IO}$ , $V_{IO} = 3.3 \text{ V}$ , | 29 | | 80 | kΩ | | 8.9 | R <sub>IN</sub> | Input resistance (CANH or CANL) | STB at 0 V<br>HVDA553: TXD at V <sub>CC</sub> , STB at 0 V | 14.5 | 25 | 40 | kΩ | | 8.10 | R <sub>I(M)</sub> | Input resistance matching $[1 - R_{IN(CANL)} / R_{IN(CANL)}] \times 100\%$ $V_{(CANH)} = V_{(CANL)}$ -3% 0% | | | | | | | Receiv | er Switching ( | Characteristics | | | | | | | 9.1 | t <sub>PLH</sub> | Propagation delay time, low-to-<br>high-level output | STB at 0 V , See Figure 12 | | 95 | | ns | | 9.2 | t <sub>PHL</sub> | Propagation delay time, high-to-low-level output | STB at 0 V , See Figure 12 | | 60 | | ns | | 9.3 | t <sub>R</sub> | Output signal rise time | STB at 0 V , See Figure 12 | | 13 | | ns | | 9.4 | t <sub>F</sub> | Output signal fall time | STB at 0 V , See Figure 12 | | 10 | | ns | | 9.5 | t <sub>BUS</sub> | Dominant time required on bus for wake-up from standby (HVDA551 only) | | 1.5 | | 5 | μs | | 9.6 | t <sub>CLEAR</sub> | Recessive time on the bus to clear<br>the standby mode receiver output<br>(RXD) if standby mode is entered<br>while bus is dominant (HVDA551<br>only) | STB at V <sub>IO</sub> , See Figure 5 and Figure 6 | 1.5 | | 5 | μs | <sup>(4)</sup> The TXD dominant time out (t<sub>(DOM)</sub>) disables the driver of the transceiver once the TXD has been dominant longer than t<sub>(DOM)</sub>, which releases the bus lines to recessive, preventing a local failure from locking the bus dominant. The driver may only transmit dominant again after TXD has been returned HIGH (recessive). While this protects the bus from local faults, locking the bus dominant, it limits the minimum data rate possible. The CAN protocol allows a maximum of eleven successive dominant bits (on TXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. This, along with the t<sub>(DOM)</sub> minimum, limits the minimum bit rate. The minimum bit rate may be calculated by: Minimum Bit Rate = 11 / t<sub>(DOM)</sub> = 11 bits / 300 µs = 37 kbps # **ELECTRICAL CHARACTERISTICS (continued)** over recommended operating conditions, $T_J = -40$ °C to 150 °C (unless otherwise noted), HVDA553 $V_{IO} = V_{CC}$ | | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | | | |-------|--------------------------|-------------------------------|-----------------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|------|--|--| | TXD P | in Characterist | ics | | | | | | | | | 10.1 | V <sub>IH</sub> | High-level input voltage | HVD553: V <sub>IO</sub> = V <sub>CC</sub> | 0.7 × V <sub>IO</sub> | | | V | | | | 10.2 | V <sub>IL</sub> | Low-level input voltage | HVD553: V <sub>IO</sub> = V <sub>CC</sub> | | 0 | 0.3 × V <sub>IO</sub> | V | | | | 10.3 | I <sub>IH</sub> | High-level input current | HVDA551: TXD at V <sub>IO</sub> HVDA553: TXD at V <sub>CC</sub> | -2 | | 2 | μΑ | | | | 10.4 | I <sub>IL</sub> | Low-level input current | TXD at 0 V | -100 | | -7 | μΑ | | | | RXD P | in Characterist | ics | | | | | | | | | 11.1 | V <sub>OH</sub> | High-level output voltage | $I_O = -2$ mA, See Figure 12 HVD553: $V_{IO} = V_{CC}$ | 0.8 × V <sub>IO</sub> | | | ٧ | | | | 11.2 | V <sub>OL</sub> | Low-level output voltage | I <sub>O</sub> = 2 mA, See Figure 12 HVD553:<br>V <sub>IO</sub> = V <sub>CC</sub> | | 0 | 0.2 × V <sub>IO</sub> | ٧ | | | | STB P | in Characterist | ics | | | | | | | | | 12.1 | V <sub>IH</sub> | High-level input voltage | HVD553: V <sub>IO</sub> = V <sub>CC</sub> | 0.7 × V <sub>IO</sub> | | | V | | | | 12.2 | V <sub>IL</sub> | Low-level input voltage | HVD553: V <sub>IO</sub> = V <sub>CC</sub> | | 0 | 0.3 × V <sub>IO</sub> | V | | | | 12.3 | I <sub>IH</sub> | High-level input current | HVDA551: STB at $V_{IO}$ HVDA553: STB at $V_{CC}$ | -2 | | 2 | μΑ | | | | 12.4 | I <sub>IL</sub> | Low-level input current | STB at 0 V | -20 | | | μA | | | | SPLIT | SPLIT Pin (HVDA553 Only) | | | | | | | | | | 14.1 | Vo | Output Voltage | –500 μA < I <sub>O</sub> < 500 μA | 0.3 V <sub>CC</sub> | 0.5 V <sub>CC</sub> ( | 0.7 VCC | V | | | | 14.2 | I <sub>O(STB)</sub> | Leakage current, standby mode | STB at V <sub>CC</sub> , −12 V ≤ I <sub>O</sub> ≤ 12 V | -5 | | 5 | μA | | | | | | | | | | | | | | #### THERMAL CHARACTERISTICS over recommended operating conditions, $T_J = -40^{\circ}$ C to 150°C (unless otherwise noted), HVDA553 $V_{IO} = V_{CC}$ | | THERM | AL METRIC <sup>(1)(2)</sup> | TEST CONDITIONS | MIN TYP | MAX | UNIT | |---------------|------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|-------| | THERMA | L METRIC - SOI | C D PACKAGE | | | | | | 14.1-D | 0 | Junction-to-air thermal | Low-K thermal resistance (3) | 140 | | | | 14.2-D | $\theta_{JA}$ | resistance | High-K thermal resistance (4) | 112 | | | | 14.3-D | $\theta_{JB}$ | Junction-to-board thermal resistance <sup>(5)</sup> | | 50 | | | | 14.4-D | $\theta_{\text{JC(TOP)}}$ | Junction-to-case (top) thermal resistance (6) | | 56 | | °C/W | | 14.5-D | $\theta_{\text{JC(BOTTOM)}}$ | Junction-to-case (bottom) thermal resistance (7) | | N/A | | 0, | | 14.6-D | $\Psi_{JT}$ | Junction-to-top characterization parameter <sup>(8)</sup> | | 13 | | | | 14.7-D | $\Psi_{JB}$ | Junction-to-board characterization parameter <sup>(9)</sup> | | 55 | | | | <b>AVERAG</b> | E POWER DISS | IPATION AND THERMAL SHUTD | OWN | | | | | 14.8 | - P <sub>D</sub> | Average power dissipation | $\begin{aligned} &V_{CC}=5 \text{ V}, \text{ V}_{IO}=V_{CC}, \text{ T}_{J}=27^{\circ}\text{C}, \text{ R}_{L}=60\\ &\Omega,\\ &\text{STB at 0 V, Input to TXD at 500 kHz,}\\ &50\% \text{ duty cycle square wave,}\\ &C_{L} \text{ at RXD}=15 \text{ pF} \end{aligned}$ | 140 | | mW | | 14.9 | L D | Average power dissipation | $\begin{array}{l} V_{CC} = 5.33 \text{ V}, V_{IO} = V_{CC}, T_J = 130^{\circ}\text{C}, \\ R_L = 60 \ \Omega, \text{ STB at 0 V}, \\ \text{Input to TXD at 500 kHz}, \\ 50\% \ \text{duty cycle square wave}, \\ C_L \ \text{at RXD} = 15 \ \text{pF} \end{array}$ | 215 | | IIIVV | | 14.10 | | Thermal shutdown temperature | | 185 | | °C | - (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. - (2) The junction temperature (T<sub>J</sub>) is calculated using the following T<sub>J</sub> = T<sub>A</sub> + (P<sub>D</sub> × θ<sub>JA</sub>). θ<sub>JA</sub>is PCB-dependent; both JEDEC-standard low-K and high-K values are given as reference points to standardized reference boards. - (3) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, low-K board, as specified in JESD51-3, in an environment described in JESD51-2a. - (4) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. - (5) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold-plate fixture to control the PCB temperature, as described in JESD51-8. - (6) The junction-to-case (top) thermal resistance is obtained by simulating a cold-plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. - (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold-plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. - (8) The junction-to-top characterization parameter, $\Psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7). - (9) The junction-to-board characterization parameter, Ψ<sub>JB</sub> estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). ZHCSB72 – JUNE 2013 www.ti.com.cn #### TEXAS INSTRUMENTS #### PARAMETER MEASUREMENT INFORMATION Figure 8. Driver Voltage, Current, and Test Definition Figure 9. Driver V<sub>OD</sub> Test Circuit - A. The input pulse is supplied by a generator having the following characteristics: PRR $\leq$ 125 kHz, 50% duty cycle, $t_f \leq$ 6 ns, $t_f \leq$ 6 ns, $Z_O =$ 50 $\Omega$ . - B. C<sub>L</sub> includes instrumentation and fixture capacitance within ±20%. - C. For HVDA553 device versions, $V_{IO} = V_{CC}$ . Figure 10. Driver Test Circuit and Voltage Waveforms ## PARAMETER MEASUREMENT INFORMATION (continued) Figure 11. Receiver Voltage and Current Definitions - A. The input pulse is supplied by a generator having the following characteristics: PRR $\leq$ 125 kHz, 50% duty cycle, $t_f \leq$ 6 ns, $t_f \leq$ 6 ns, $t_G =$ 50 $\Omega$ . - B. C<sub>L</sub> includes instrumentation and fixture capacitance within ±20%. - C. C. For HVDA553 device versions $V_{IO} = V_{CC}$ . RUMENTS Figure 12. Receiver Test Circuit and Voltage Waveforms **INPUT** OUTPUT $V_{CA\underline{NH}}$ VCANL $|V_{ID}|$ R -11.1 V -12 V 900 mV L 12 V 900 mV 11.1 V L $V_{OL}$ -6 V -12 V 6 V L 12 V 6 V 6 V L -11.5 V -12 V 500 mV Н 12 V 11.5 V 500 mV Н 6 V -12 V -6 V Н $V_{OH}$ 6 V 12 V 6 V Н Open Open Χ Н Table 7. Differential Input Voltage Threshold Test - A. $C_L = 100 \text{ pF}$ includes instrumentation and fixture capacitance within $\pm 20\%$ . - B. All $V_1$ input pulses are from 0 V to $V_{1O}$ and supplied by a generator having the following characteristics: $t_r$ or $t_f \le 6$ ns. Pulse repetition rate (PRR) = 25 kHz, 50% duty cycle. - C. C. For HVDA553 device versions, $V_{IO} = V_{CC}$ . Figure 13. t<sub>EN</sub> Test Circuit and Waveforms A. All $V_I$ input pulses are from 0 V to $V_{IO}$ and supplied by a generator having the following characteristics: $t_r$ or $t_f \le 6$ ns. Pulse repetition rate (PRR) = 125 kHz, 50% duty cycle. Figure 14. Common-Mode Output Voltage Test and Waveforms - A. $C_L = 100 \text{ pF}$ includes instrumentation and fixture capacitance within $\pm 20\%$ . - B. All $V_1$ input pulses are from 0 V to $V_{1O}$ and supplied by a generator having the following characteristics: $t_r$ or $t_f \le 6$ ns. Pulse repetition rate (PRR) = 125 kHz, 50% duty cycle. - C. For HVDA553 device versions, $V_{IO} = V_{CC}$ . Figure 15. t<sub>PROP(LOOP)</sub> Test Circuit and Waveform - A. $C_1 = 100 \text{ pF}$ includes instrumentation and fixture capacitance within $\pm 20\%$ . - B. All $V_I$ input pulses are from 0 V to $V_{IO}$ and supplied by a generator having the following characteristics: $t_r$ or $t_f \le 6$ ns. Pulse repetition rate (PRR) = 500 Hz, 50% duty cycle. - C. For HVDA553 device versions, $V_{IO} = V_{CC}$ . Figure 16. TXD Dominant Time-Out Test Circuit and Waveforms ZHCSB72 – JUNE 2013 www.ti.com.cn A. For HVDA553 device versions $V_{IO} = V_{CC}$ . Figure 17. Driver Short-Circuit Current Test and Waveforms A. All $V_I$ input pulses are from 0 V to $V_{IO}$ and supplied by a generator having the following characteristics: $t_r$ and $t_f \le 6$ ns, pulse repetition rate (PRR) = 250 kHz, 50% duty cycle. Figure 18. Driver Output Symmetry Test Circuit #### **APPLICATION INFORMATION** Figure 19. Typical Application Using the HVDA551 With 3.3-V I/O Voltage Level in Low-Power Mode (5-V V<sub>CC</sub> Not Needed in Low-Power Mode) Figure 20. Typical Application Using the HVDA553 With SPLIT Termination ## PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|---------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | HVDA551QDRQ1 | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | H551Q | Samples | | HVDA553QDRQ1 | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | H553Q | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司